This recruiter is online.

This is your chance to shine!

Apply Now

ASIC Digital Design, Staff Engineer

Kanata, ON
  • Number of positions available : 1

  • To be discussed
  • Starting date : 1 position to fill as soon as possible

Category Engineering Hire Type Employee Job ID 5999 Remote Eligible No Date Posted 22/09/2024

Synopsys is at the heart of all the advanced silicon design, we supply the essential tools and intellectual properties to enable the semiconductor design, verification, and production. We’re powering all state-of-the-art design market with the world’s most advanced technologies for chip design and software security.

DDR PHY IP is a staple of the mixed-signal IP market, and Synopsys is the leading provider of DDR PHY IP products. All current and next-generation technologies are being developed by the DDR PHY IP team, both digital and analog components, complement each other in creating a high-performance, high-bandwidth, low-latency and low-power products.

We are looking for Staff ASIC Digital Design Engineer to join Synopsys DDR PHY IP team to innovate and develop the latest world-class market-leading DesignWare DDR PHY IP solution. Be part of a global diverse team that pushes boundaries on DDR PHY IP development and solution, your passion and expertise will shape the next generation of product innovation, performance, and efficiency.

Job Description

  • In this role, you will contribute to all phases of designs of DDR PHY IP from design specification to productization, including certain level of customer support into their SoCs.
  • Designing and micro-architecting DDR PHY IP writing Verilog and SystemVerilog code and design specification
  • Conduct simulation and analysis of designs working with Verification, Timing, DFT, and Power team members
  • Analyzing and fixing Lint, CDC/RDC, DFT, Timing, and power issues
  • Maintain and improve design automating flow and process

Required Skills

  • BS in Electrical Engineering with at least 5 years of experience in complex technical development
  • Experience with synthesizable Verilog and System Verilog design concepts, coding, and implementation
  • Experience with front-end design flows such as linting, synthesis, timing investigation and closure, cross-domain clocking, DFT, and power optimization techniques
  • Exhibit excellent communication skills and be self-motivated
  • Understanding of DDR memory and DDRPHY architecture is a plus

Synopsys Canada ULC values the diversity of our workforce. We are committed to provide access & opportunity to individuals with disabilities and will provide reasonable accommodation to individuals throughout the recruitment and employment process. Should you require an accommodation, please contact hr-help-canada@synopsys.com.


Requirements

Level of education

undetermined

Work experience (years)

undetermined

Written languages

undetermined

Spoken languages

undetermined